- 电子微组装可靠性设计(应用篇)
- 何小琦等编著
- 10字
- 2022-08-16 17:49:48
2.3 DC/DC失效率和寿命模型
2.3.1 DC/DC基本可靠性模型
1.可靠性框图
根据图2-4和表2-1给出的厚膜DC/DC组装结构和主要内装元器件,采用串联系统建立DC/DC可靠性框图,框图考虑了内装元器件、厚膜基板、键合互连、封装外壳对DC/DC可靠性的影响,如图2-13所示。
![](https://epubservercos.yuewen.com/C0C45D/23950032501091306/epubprivate/OEBPS/Images/42577_66_2.jpg?sign=1738987643-AowQotylbKiJz7yBLMW5pgXiOqdA2xVp-0-fbaab9b30d83a6645322b90245b052d2)
图2-13 厚膜DC/DC可靠性框图(串联系统)
2.可靠性模型
由图2-13,给出厚膜DC/DC可靠度模型:
![](https://epubservercos.yuewen.com/C0C45D/23950032501091306/epubprivate/OEBPS/Images/42577_67_1.jpg?sign=1738987643-8fNbuMw2RUGPNE5CdZX3CfqICdDvS3Lv-0-0e0635cbb2e878e3593b6043e027e877)
假设在随机失效阶段,温度应力作用下内装元器件、基板、互连及外壳的寿命分布为指数分布:
![](https://epubservercos.yuewen.com/C0C45D/23950032501091306/epubprivate/OEBPS/Images/42577_67_2.jpg?sign=1738987643-3OMBr1l1WXJfE9mXFTF2nPJrE6r8aLvs-0-48ccd3f099a4716f471f6fdf7f4ca290)
则,厚膜DC/DC可靠度:
![](https://epubservercos.yuewen.com/C0C45D/23950032501091306/epubprivate/OEBPS/Images/42577_67_3.jpg?sign=1738987643-RpfTnzoMo5VNO40SVeHZR6Jg22822LKS-0-d6847d41757245e142e478751a99157f)
其中,λDC/DC(T)为内装元器件、基板、互连、外壳的失效率λi(T)之和,故DC/DC失效率由式(2-9)给出:
![](https://epubservercos.yuewen.com/C0C45D/23950032501091306/epubprivate/OEBPS/Images/42577_67_4.jpg?sign=1738987643-C5tp6OllnuEtscYTgsmUJ3EzgItOw5Zf-0-50bd1939de6cab9f3f08ec2580d886b9)